]> git.baikalelectronics.ru Git - kernel.git/commitdiff
drm/i915/tgl: Add Wa_1808121037 to tgl.
authorRafael Antognolli <rafael.antognolli@intel.com>
Wed, 12 Feb 2020 19:17:28 +0000 (11:17 -0800)
committerMatt Roper <matthew.d.roper@intel.com>
Tue, 18 Feb 2020 18:04:32 +0000 (10:04 -0800)
It's not clear whether this workaround is final yet, but the BSpec
indicates that userspace needs to set bit 9 of this register on demand:

   "To avoid sporadic corruptions “Set 0x7010[9] when Depth Buffer
   Surface Format is D16_UNORM , surface type is not NULL & 1X_MSAA"

Closes: https://gitlab.freedesktop.org/mesa/mesa/issues/2501
Signed-off-by: Rafael Antognolli <rafael.antognolli@intel.com>
[mattrope: Tweaked comment while applying]
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Matt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20200212191728.25227-1-rafael.antognolli@intel.com
drivers/gpu/drm/i915/gt/intel_workarounds.c

index ba86511f1ef95b5991740b20a96c70ef5f1c4cdd..887e0dc701f7daa52c86f2aea8762f061461c5cf 100644 (file)
@@ -1261,6 +1261,9 @@ static void tgl_whitelist_build(struct intel_engine_cs *engine)
                whitelist_reg_ext(w, PS_INVOCATION_COUNT,
                                  RING_FORCE_TO_NONPRIV_ACCESS_RD |
                                  RING_FORCE_TO_NONPRIV_RANGE_4);
+
+               /* Wa_1808121037:tgl */
+               whitelist_reg(w, GEN7_COMMON_SLICE_CHICKEN1);
                break;
        default:
                break;