]> git.baikalelectronics.ru Git - kernel.git/commitdiff
KVM: x86: Set error code to segment selector on LLDT/LTR non-canonical #GP
authorSean Christopherson <seanjc@google.com>
Mon, 11 Jul 2022 23:27:49 +0000 (23:27 +0000)
committerSean Christopherson <seanjc@google.com>
Thu, 14 Jul 2022 01:14:06 +0000 (18:14 -0700)
When injecting a #GP on LLDT/LTR due to a non-canonical LDT/TSS base, set
the error code to the selector.  Intel SDM's says nothing about the #GP,
but AMD's APM explicitly states that both LLDT and LTR set the error code
to the selector, not zero.

Note, a non-canonical memory operand on LLDT/LTR does generate a #GP(0),
but the KVM code in question is specific to the base from the descriptor.

Fixes: 2268660cef03 ("KVM: x86: Emulator ignores LDTR/TR extended base on LLDT/LTR")
Cc: stable@vger.kernel.org
Signed-off-by: Sean Christopherson <seanjc@google.com>
Reviewed-by: Maxim Levitsky <mlevitsk@redhat.com>
Link: https://lore.kernel.org/r/20220711232750.1092012-3-seanjc@google.com
Signed-off-by: Sean Christopherson <seanjc@google.com>
arch/x86/kvm/emulate.c

index 09e4b67b881fca02d3a57afa77e69cc2ae405f0b..bd9e9c5627d096db9471adaa877c902f2c0459ef 100644 (file)
@@ -1736,8 +1736,8 @@ static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
                if (ret != X86EMUL_CONTINUE)
                        return ret;
                if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
-                               ((u64)base3 << 32), ctxt))
-                       return emulate_gp(ctxt, 0);
+                                                ((u64)base3 << 32), ctxt))
+                       return emulate_gp(ctxt, err_code);
        }
 
        if (seg == VCPU_SREG_TR) {