]> git.baikalelectronics.ru Git - kernel.git/commitdiff
perf: riscv_pmu{,_sbi}: Miscallenous improvement & fixes
authorPalmer Dabbelt <palmer@rivosinc.com>
Thu, 11 Aug 2022 22:04:02 +0000 (15:04 -0700)
committerPalmer Dabbelt <palmer@rivosinc.com>
Fri, 12 Aug 2022 14:17:38 +0000 (07:17 -0700)
A series of mostly-independent fixes and cleanups for the RISC-V PMU
drivers.

Link: https://lore.kernel.org/lkml/CAAhSdy23vE8+HxU5Jxy2rBMjy3rBTrJt_4sriuROac_sEESSVw@mail.gmail.com/T/#m9de15aef1b65ae6155fa33ea1239578ef463c2a2
* palmer/riscv-pmu:
  RISC-V: Improve SBI definitions
  RISC-V: Move counter info definition to sbi header file
  RISC-V: Fix SBI PMU calls for RV32
  RISC-V: Update user page mapping only once during start
  RISC-V: Fix counter restart during overflow for RV32

1  2 
drivers/perf/riscv_pmu.c
drivers/perf/riscv_pmu_sbi.c

Simple merge
index 79a3de515ece6ba2f3c6218906d5c31f44e9ea82,24124546844c1242d218793b3c34b12921b1fcb6..6f6681bbfd36de515b52bfc58ed6e04a1d34518f
  #include <asm/sbi.h>
  #include <asm/hwcap.h>
  
- union sbi_pmu_ctr_info {
-       unsigned long value;
-       struct {
-               unsigned long csr:12;
-               unsigned long width:6;
- #if __riscv_xlen == 32
-               unsigned long reserved:13;
- #else
-               unsigned long reserved:45;
- #endif
-               unsigned long type:1;
-       };
- };
 +PMU_FORMAT_ATTR(event, "config:0-47");
 +PMU_FORMAT_ATTR(firmware, "config:63");
 +
 +static struct attribute *riscv_arch_formats_attr[] = {
 +      &format_attr_event.attr,
 +      &format_attr_firmware.attr,
 +      NULL,
 +};
 +
 +static struct attribute_group riscv_pmu_format_group = {
 +      .name = "format",
 +      .attrs = riscv_arch_formats_attr,
 +};
 +
 +static const struct attribute_group *riscv_pmu_attr_groups[] = {
 +      &riscv_pmu_format_group,
 +      NULL,
 +};
 +
  /*
   * RISC-V doesn't have hetergenous harts yet. This need to be part of
   * per_cpu in case of harts with different pmu counters