]> git.baikalelectronics.ru Git - kernel.git/commitdiff
drm/i915/dpll_mgr: convert to drm_device based logging macros.
authorWambui Karuga <wambui.karugax@gmail.com>
Thu, 6 Feb 2020 08:00:08 +0000 (11:00 +0300)
committerJani Nikula <jani.nikula@intel.com>
Tue, 11 Feb 2020 13:23:28 +0000 (15:23 +0200)
Conversion of instances of printk based drm logging macros to the struct
drm_device based logging macros in i915/display/intel_dpll_mgr.c.
This also involves extracting the struct drm_i915_private device pointer
from various intel types to use in the drm_device based macros.

Note that this converts DRM_DEBUG_DRIVER to drm_dbg().

References: https://lists.freedesktop.org/archives/dri-devel/2020-January/253381.html
Signed-off-by: Wambui Karuga <wambui.karugax@gmail.com>
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20200206080014.13759-8-wambui.karugax@gmail.com
drivers/gpu/drm/i915/display/intel_dpll_mgr.c

index 2e596e88cf095065861932c48082eaad85edb1e2..e5bfe5245276522ed802c0d466433eb94325c699 100644 (file)
@@ -147,7 +147,7 @@ void intel_prepare_shared_dpll(const struct intel_crtc_state *crtc_state)
        mutex_lock(&dev_priv->dpll_lock);
        drm_WARN_ON(&dev_priv->drm, !pll->state.crtc_mask);
        if (!pll->active_mask) {
-               DRM_DEBUG_DRIVER("setting up %s\n", pll->info->name);
+               drm_dbg(&dev_priv->drm, "setting up %s\n", pll->info->name);
                drm_WARN_ON(&dev_priv->drm, pll->on);
                assert_shared_dpll_disabled(dev_priv, pll);
 
@@ -182,9 +182,10 @@ void intel_enable_shared_dpll(const struct intel_crtc_state *crtc_state)
 
        pll->active_mask |= crtc_mask;
 
-       DRM_DEBUG_KMS("enable %s (active %x, on? %d) for crtc %d\n",
-                     pll->info->name, pll->active_mask, pll->on,
-                     crtc->base.base.id);
+       drm_dbg_kms(&dev_priv->drm,
+                   "enable %s (active %x, on? %d) for crtc %d\n",
+                   pll->info->name, pll->active_mask, pll->on,
+                   crtc->base.base.id);
 
        if (old_mask) {
                drm_WARN_ON(&dev_priv->drm, !pll->on);
@@ -193,7 +194,7 @@ void intel_enable_shared_dpll(const struct intel_crtc_state *crtc_state)
        }
        drm_WARN_ON(&dev_priv->drm, pll->on);
 
-       DRM_DEBUG_KMS("enabling %s\n", pll->info->name);
+       drm_dbg_kms(&dev_priv->drm, "enabling %s\n", pll->info->name);
        pll->info->funcs->enable(dev_priv, pll);
        pll->on = true;
 
@@ -225,9 +226,10 @@ void intel_disable_shared_dpll(const struct intel_crtc_state *crtc_state)
        if (drm_WARN_ON(&dev_priv->drm, !(pll->active_mask & crtc_mask)))
                goto out;
 
-       DRM_DEBUG_KMS("disable %s (active %x, on? %d) for crtc %d\n",
-                     pll->info->name, pll->active_mask, pll->on,
-                     crtc->base.base.id);
+       drm_dbg_kms(&dev_priv->drm,
+                   "disable %s (active %x, on? %d) for crtc %d\n",
+                   pll->info->name, pll->active_mask, pll->on,
+                   crtc->base.base.id);
 
        assert_shared_dpll_enabled(dev_priv, pll);
        drm_WARN_ON(&dev_priv->drm, !pll->on);
@@ -236,7 +238,7 @@ void intel_disable_shared_dpll(const struct intel_crtc_state *crtc_state)
        if (pll->active_mask)
                goto out;
 
-       DRM_DEBUG_KMS("disabling %s\n", pll->info->name);
+       drm_dbg_kms(&dev_priv->drm, "disabling %s\n", pll->info->name);
        pll->info->funcs->disable(dev_priv, pll);
        pll->on = false;
 
@@ -272,20 +274,21 @@ intel_find_shared_dpll(struct intel_atomic_state *state,
                if (memcmp(pll_state,
                           &shared_dpll[i].hw_state,
                           sizeof(*pll_state)) == 0) {
-                       DRM_DEBUG_KMS("[CRTC:%d:%s] sharing existing %s (crtc mask 0x%08x, active %x)\n",
-                                     crtc->base.base.id, crtc->base.name,
-                                     pll->info->name,
-                                     shared_dpll[i].crtc_mask,
-                                     pll->active_mask);
+                       drm_dbg_kms(&dev_priv->drm,
+                                   "[CRTC:%d:%s] sharing existing %s (crtc mask 0x%08x, active %x)\n",
+                                   crtc->base.base.id, crtc->base.name,
+                                   pll->info->name,
+                                   shared_dpll[i].crtc_mask,
+                                   pll->active_mask);
                        return pll;
                }
        }
 
        /* Ok no matching timings, maybe there's a free one? */
        if (unused_pll) {
-               DRM_DEBUG_KMS("[CRTC:%d:%s] allocated %s\n",
-                             crtc->base.base.id, crtc->base.name,
-                             unused_pll->info->name);
+               drm_dbg_kms(&dev_priv->drm, "[CRTC:%d:%s] allocated %s\n",
+                           crtc->base.base.id, crtc->base.name,
+                           unused_pll->info->name);
                return unused_pll;
        }
 
@@ -298,6 +301,7 @@ intel_reference_shared_dpll(struct intel_atomic_state *state,
                            const struct intel_shared_dpll *pll,
                            const struct intel_dpll_hw_state *pll_state)
 {
+       struct drm_i915_private *i915 = to_i915(state->base.dev);
        struct intel_shared_dpll_state *shared_dpll;
        const enum intel_dpll_id id = pll->info->id;
 
@@ -306,8 +310,8 @@ intel_reference_shared_dpll(struct intel_atomic_state *state,
        if (shared_dpll[id].crtc_mask == 0)
                shared_dpll[id].hw_state = *pll_state;
 
-       DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->info->name,
-                        pipe_name(crtc->pipe));
+       drm_dbg(&i915->drm, "using %s for pipe %c\n", pll->info->name,
+               pipe_name(crtc->pipe));
 
        shared_dpll[id].crtc_mask |= 1 << crtc->pipe;
 }
@@ -460,9 +464,10 @@ static bool ibx_get_dpll(struct intel_atomic_state *state,
                i = (enum intel_dpll_id) crtc->pipe;
                pll = &dev_priv->shared_dplls[i];
 
-               DRM_DEBUG_KMS("[CRTC:%d:%s] using pre-allocated %s\n",
-                             crtc->base.base.id, crtc->base.name,
-                             pll->info->name);
+               drm_dbg_kms(&dev_priv->drm,
+                           "[CRTC:%d:%s] using pre-allocated %s\n",
+                           crtc->base.base.id, crtc->base.name,
+                           pll->info->name);
        } else {
                pll = intel_find_shared_dpll(state, crtc,
                                             &crtc_state->dpll_hw_state,
@@ -485,12 +490,13 @@ static bool ibx_get_dpll(struct intel_atomic_state *state,
 static void ibx_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
-                     "fp0: 0x%x, fp1: 0x%x\n",
-                     hw_state->dpll,
-                     hw_state->dpll_md,
-                     hw_state->fp0,
-                     hw_state->fp1);
+       drm_dbg_kms(&dev_priv->drm,
+                   "dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
+                   "fp0: 0x%x, fp1: 0x%x\n",
+                   hw_state->dpll,
+                   hw_state->dpll_md,
+                   hw_state->fp0,
+                   hw_state->fp1);
 }
 
 static const struct intel_shared_dpll_funcs ibx_pch_dpll_funcs = {
@@ -859,7 +865,8 @@ hsw_ddi_dp_get_dpll(struct intel_crtc_state *crtc_state)
                pll_id = DPLL_ID_LCPLL_2700;
                break;
        default:
-               DRM_DEBUG_KMS("Invalid clock for DP: %d\n", clock);
+               drm_dbg_kms(&dev_priv->drm, "Invalid clock for DP: %d\n",
+                           clock);
                return NULL;
        }
 
@@ -914,8 +921,8 @@ static bool hsw_get_dpll(struct intel_atomic_state *state,
 static void hsw_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
-                     hw_state->wrpll, hw_state->spll);
+       drm_dbg_kms(&dev_priv->drm, "dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
+                   hw_state->wrpll, hw_state->spll);
 }
 
 static const struct intel_shared_dpll_funcs hsw_ddi_wrpll_funcs = {
@@ -1019,7 +1026,7 @@ static void skl_ddi_pll_enable(struct drm_i915_private *dev_priv,
                       intel_de_read(dev_priv, regs[id].ctl) | LCPLL_PLL_ENABLE);
 
        if (intel_de_wait_for_set(dev_priv, DPLL_STATUS, DPLL_LOCK(id), 5))
-               DRM_ERROR("DPLL %d not locked\n", id);
+               drm_err(&dev_priv->drm, "DPLL %d not locked\n", id);
 }
 
 static void skl_ddi_dpll0_enable(struct drm_i915_private *dev_priv,
@@ -1443,19 +1450,22 @@ static bool skl_get_dpll(struct intel_atomic_state *state,
 {
        struct intel_crtc_state *crtc_state =
                intel_atomic_get_new_crtc_state(state, crtc);
+       struct drm_i915_private *i915 = to_i915(crtc->base.dev);
        struct intel_shared_dpll *pll;
        bool bret;
 
        if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
                bret = skl_ddi_hdmi_pll_dividers(crtc_state);
                if (!bret) {
-                       DRM_DEBUG_KMS("Could not get HDMI pll dividers.\n");
+                       drm_dbg_kms(&i915->drm,
+                                   "Could not get HDMI pll dividers.\n");
                        return false;
                }
        } else if (intel_crtc_has_dp_encoder(crtc_state)) {
                bret = skl_ddi_dp_set_dpll_hw_state(crtc_state);
                if (!bret) {
-                       DRM_DEBUG_KMS("Could not set DP dpll HW state.\n");
+                       drm_dbg_kms(&i915->drm,
+                                   "Could not set DP dpll HW state.\n");
                        return false;
                }
        } else {
@@ -1486,7 +1496,7 @@ static bool skl_get_dpll(struct intel_atomic_state *state,
 static void skl_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: "
+       drm_dbg_kms(&dev_priv->drm, "dpll_hw_state: "
                      "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
                      hw_state->ctrl1,
                      hw_state->cfgcr1,
@@ -1527,7 +1537,8 @@ static void bxt_ddi_pll_enable(struct drm_i915_private *dev_priv,
 
                if (wait_for_us((intel_de_read(dev_priv, BXT_PORT_PLL_ENABLE(port)) &
                                 PORT_PLL_POWER_STATE), 200))
-                       DRM_ERROR("Power state not set for PLL:%d\n", port);
+                       drm_err(&dev_priv->drm,
+                               "Power state not set for PLL:%d\n", port);
        }
 
        /* Disable 10 bit clock */
@@ -1606,7 +1617,7 @@ static void bxt_ddi_pll_enable(struct drm_i915_private *dev_priv,
 
        if (wait_for_us((intel_de_read(dev_priv, BXT_PORT_PLL_ENABLE(port)) & PORT_PLL_LOCK),
                        200))
-               DRM_ERROR("PLL %d not locked\n", port);
+               drm_err(&dev_priv->drm, "PLL %d not locked\n", port);
 
        if (IS_GEMINILAKE(dev_priv)) {
                temp = intel_de_read(dev_priv, BXT_PORT_TX_DW5_LN0(phy, ch));
@@ -1643,7 +1654,8 @@ static void bxt_ddi_pll_disable(struct drm_i915_private *dev_priv,
 
                if (wait_for_us(!(intel_de_read(dev_priv, BXT_PORT_PLL_ENABLE(port)) &
                                  PORT_PLL_POWER_STATE), 200))
-                       DRM_ERROR("Power state not reset for PLL:%d\n", port);
+                       drm_err(&dev_priv->drm,
+                               "Power state not reset for PLL:%d\n", port);
        }
 }
 
@@ -1712,9 +1724,11 @@ static bool bxt_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
        hw_state->pcsdw12 = intel_de_read(dev_priv,
                                          BXT_PORT_PCS_DW12_LN01(phy, ch));
        if (intel_de_read(dev_priv, BXT_PORT_PCS_DW12_LN23(phy, ch)) != hw_state->pcsdw12)
-               DRM_DEBUG_DRIVER("lane stagger config different for lane 01 (%08x) and 23 (%08x)\n",
-                                hw_state->pcsdw12,
-                                intel_de_read(dev_priv, BXT_PORT_PCS_DW12_LN23(phy, ch)));
+               drm_dbg(&dev_priv->drm,
+                       "lane stagger config different for lane 01 (%08x) and 23 (%08x)\n",
+                       hw_state->pcsdw12,
+                       intel_de_read(dev_priv,
+                                     BXT_PORT_PCS_DW12_LN23(phy, ch)));
        hw_state->pcsdw12 &= LANE_STAGGER_MASK | LANESTAGGER_STRAP_OVRD;
 
        ret = true;
@@ -1753,6 +1767,7 @@ static bool
 bxt_ddi_hdmi_pll_dividers(struct intel_crtc_state *crtc_state,
                          struct bxt_clk_div *clk_div)
 {
+       struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
        struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
        struct dpll best_clock;
 
@@ -1762,9 +1777,9 @@ bxt_ddi_hdmi_pll_dividers(struct intel_crtc_state *crtc_state,
         * i9xx_crtc_compute_clock
         */
        if (!bxt_find_best_dpll(crtc_state, &best_clock)) {
-               DRM_DEBUG_DRIVER("no PLL dividers found for clock %d pipe %c\n",
-                                crtc_state->port_clock,
-                                pipe_name(crtc->pipe));
+               drm_dbg(&i915->drm, "no PLL dividers found for clock %d pipe %c\n",
+                       crtc_state->port_clock,
+                       pipe_name(crtc->pipe));
                return false;
        }
 
@@ -1801,6 +1816,7 @@ static void bxt_ddi_dp_pll_dividers(struct intel_crtc_state *crtc_state,
 static bool bxt_ddi_set_dpll_hw_state(struct intel_crtc_state *crtc_state,
                                      const struct bxt_clk_div *clk_div)
 {
+       struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
        struct intel_dpll_hw_state *dpll_hw_state = &crtc_state->dpll_hw_state;
        int clock = crtc_state->port_clock;
        int vco = clk_div->vco;
@@ -1826,7 +1842,7 @@ static bool bxt_ddi_set_dpll_hw_state(struct intel_crtc_state *crtc_state,
                gain_ctl = 1;
                targ_cnt = 9;
        } else {
-               DRM_ERROR("Invalid VCO\n");
+               drm_err(&i915->drm, "Invalid VCO\n");
                return false;
        }
 
@@ -1909,8 +1925,8 @@ static bool bxt_get_dpll(struct intel_atomic_state *state,
        id = (enum intel_dpll_id) encoder->port;
        pll = intel_get_shared_dpll_by_id(dev_priv, id);
 
-       DRM_DEBUG_KMS("[CRTC:%d:%s] using pre-allocated %s\n",
-                     crtc->base.base.id, crtc->base.name, pll->info->name);
+       drm_dbg_kms(&dev_priv->drm, "[CRTC:%d:%s] using pre-allocated %s\n",
+                   crtc->base.base.id, crtc->base.name, pll->info->name);
 
        intel_reference_shared_dpll(state, crtc,
                                    pll, &crtc_state->dpll_hw_state);
@@ -1923,20 +1939,20 @@ static bool bxt_get_dpll(struct intel_atomic_state *state,
 static void bxt_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
-                     "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
-                     "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
-                     hw_state->ebb0,
-                     hw_state->ebb4,
-                     hw_state->pll0,
-                     hw_state->pll1,
-                     hw_state->pll2,
-                     hw_state->pll3,
-                     hw_state->pll6,
-                     hw_state->pll8,
-                     hw_state->pll9,
-                     hw_state->pll10,
-                     hw_state->pcsdw12);
+       drm_dbg_kms(&dev_priv->drm, "dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
+                   "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
+                   "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
+                   hw_state->ebb0,
+                   hw_state->ebb4,
+                   hw_state->pll0,
+                   hw_state->pll1,
+                   hw_state->pll2,
+                   hw_state->pll3,
+                   hw_state->pll6,
+                   hw_state->pll8,
+                   hw_state->pll9,
+                   hw_state->pll10,
+                   hw_state->pcsdw12);
 }
 
 static const struct intel_shared_dpll_funcs bxt_ddi_pll_funcs = {
@@ -2033,7 +2049,7 @@ static void cnl_ddi_pll_enable(struct drm_i915_private *dev_priv,
        /* 2. Wait for DPLL power state enabled in DPLL_ENABLE. */
        if (intel_de_wait_for_set(dev_priv, CNL_DPLL_ENABLE(id),
                                  PLL_POWER_STATE, 5))
-               DRM_ERROR("PLL %d Power not enabled\n", id);
+               drm_err(&dev_priv->drm, "PLL %d Power not enabled\n", id);
 
        /*
         * 3. Configure DPLL_CFGCR0 to set SSC enable/disable,
@@ -2070,7 +2086,7 @@ static void cnl_ddi_pll_enable(struct drm_i915_private *dev_priv,
 
        /* 7. Wait for PLL lock status in DPLL_ENABLE. */
        if (intel_de_wait_for_set(dev_priv, CNL_DPLL_ENABLE(id), PLL_LOCK, 5))
-               DRM_ERROR("PLL %d not locked\n", id);
+               drm_err(&dev_priv->drm, "PLL %d not locked\n", id);
 
        /*
         * 8. If the frequency will result in a change to the voltage
@@ -2114,7 +2130,7 @@ static void cnl_ddi_pll_disable(struct drm_i915_private *dev_priv,
 
        /* 4. Wait for PLL not locked status in DPLL_ENABLE. */
        if (intel_de_wait_for_clear(dev_priv, CNL_DPLL_ENABLE(id), PLL_LOCK, 5))
-               DRM_ERROR("PLL %d locked\n", id);
+               drm_err(&dev_priv->drm, "PLL %d locked\n", id);
 
        /*
         * 5. If the frequency will result in a change to the voltage
@@ -2133,7 +2149,7 @@ static void cnl_ddi_pll_disable(struct drm_i915_private *dev_priv,
        /* 7. Wait for DPLL power state disabled in DPLL_ENABLE. */
        if (intel_de_wait_for_clear(dev_priv, CNL_DPLL_ENABLE(id),
                                    PLL_POWER_STATE, 5))
-               DRM_ERROR("PLL %d Power not disabled\n", id);
+               drm_err(&dev_priv->drm, "PLL %d Power not disabled\n", id);
 }
 
 static bool cnl_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
@@ -2398,24 +2414,28 @@ static bool cnl_get_dpll(struct intel_atomic_state *state,
 {
        struct intel_crtc_state *crtc_state =
                intel_atomic_get_new_crtc_state(state, crtc);
+       struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
        struct intel_shared_dpll *pll;
        bool bret;
 
        if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
                bret = cnl_ddi_hdmi_pll_dividers(crtc_state);
                if (!bret) {
-                       DRM_DEBUG_KMS("Could not get HDMI pll dividers.\n");
+                       drm_dbg_kms(&i915->drm,
+                                   "Could not get HDMI pll dividers.\n");
                        return false;
                }
        } else if (intel_crtc_has_dp_encoder(crtc_state)) {
                bret = cnl_ddi_dp_set_dpll_hw_state(crtc_state);
                if (!bret) {
-                       DRM_DEBUG_KMS("Could not set DP dpll HW state.\n");
+                       drm_dbg_kms(&i915->drm,
+                                   "Could not set DP dpll HW state.\n");
                        return false;
                }
        } else {
-               DRM_DEBUG_KMS("Skip DPLL setup for output_types 0x%x\n",
-                             crtc_state->output_types);
+               drm_dbg_kms(&i915->drm,
+                           "Skip DPLL setup for output_types 0x%x\n",
+                           crtc_state->output_types);
                return false;
        }
 
@@ -2425,7 +2445,7 @@ static bool cnl_get_dpll(struct intel_atomic_state *state,
                                     BIT(DPLL_ID_SKL_DPLL1) |
                                     BIT(DPLL_ID_SKL_DPLL0));
        if (!pll) {
-               DRM_DEBUG_KMS("No PLL selected\n");
+               drm_dbg_kms(&i915->drm, "No PLL selected\n");
                return false;
        }
 
@@ -2440,10 +2460,10 @@ static bool cnl_get_dpll(struct intel_atomic_state *state,
 static void cnl_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: "
-                     "cfgcr0: 0x%x, cfgcr1: 0x%x\n",
-                     hw_state->cfgcr0,
-                     hw_state->cfgcr1);
+       drm_dbg_kms(&dev_priv->drm, "dpll_hw_state: "
+                   "cfgcr0: 0x%x, cfgcr1: 0x%x\n",
+                   hw_state->cfgcr0,
+                   hw_state->cfgcr1);
 }
 
 static const struct intel_shared_dpll_funcs cnl_ddi_pll_funcs = {
@@ -2764,7 +2784,8 @@ static bool icl_calc_mg_pll_state(struct intel_crtc_state *crtc_state,
 
        if (!icl_mg_pll_find_divisors(clock, is_dp, use_ssc, &dco_khz,
                                      pll_state, is_dkl)) {
-               DRM_DEBUG_KMS("Failed to find divisors for clock %d\n", clock);
+               drm_dbg_kms(&dev_priv->drm,
+                           "Failed to find divisors for clock %d\n", clock);
                return false;
        }
 
@@ -2777,8 +2798,9 @@ static bool icl_calc_mg_pll_state(struct intel_crtc_state *crtc_state,
                }
 
                if (m2div_int > 255) {
-                       DRM_DEBUG_KMS("Failed to find mdiv for clock %d\n",
-                                     clock);
+                       drm_dbg_kms(&dev_priv->drm,
+                                   "Failed to find mdiv for clock %d\n",
+                                   clock);
                        return false;
                }
        }
@@ -2999,7 +3021,8 @@ static bool icl_get_combo_phy_dpll(struct intel_atomic_state *state,
        unsigned long dpll_mask;
 
        if (!icl_calc_dpll_state(crtc_state, encoder, &port_dpll->hw_state)) {
-               DRM_DEBUG_KMS("Could not calculate combo PHY PLL state.\n");
+               drm_dbg_kms(&dev_priv->drm,
+                           "Could not calculate combo PHY PLL state.\n");
 
                return false;
        }
@@ -3016,8 +3039,9 @@ static bool icl_get_combo_phy_dpll(struct intel_atomic_state *state,
                                                &port_dpll->hw_state,
                                                dpll_mask);
        if (!port_dpll->pll) {
-               DRM_DEBUG_KMS("No combo PHY PLL found for [ENCODER:%d:%s]\n",
-                             encoder->base.base.id, encoder->base.name);
+               drm_dbg_kms(&dev_priv->drm,
+                           "No combo PHY PLL found for [ENCODER:%d:%s]\n",
+                           encoder->base.base.id, encoder->base.name);
                return false;
        }
 
@@ -3041,7 +3065,8 @@ static bool icl_get_tc_phy_dplls(struct intel_atomic_state *state,
 
        port_dpll = &crtc_state->icl_port_dplls[ICL_PORT_DPLL_DEFAULT];
        if (!icl_calc_dpll_state(crtc_state, encoder, &port_dpll->hw_state)) {
-               DRM_DEBUG_KMS("Could not calculate TBT PLL state.\n");
+               drm_dbg_kms(&dev_priv->drm,
+                           "Could not calculate TBT PLL state.\n");
                return false;
        }
 
@@ -3049,7 +3074,7 @@ static bool icl_get_tc_phy_dplls(struct intel_atomic_state *state,
                                                &port_dpll->hw_state,
                                                BIT(DPLL_ID_ICL_TBTPLL));
        if (!port_dpll->pll) {
-               DRM_DEBUG_KMS("No TBT-ALT PLL found\n");
+               drm_dbg_kms(&dev_priv->drm, "No TBT-ALT PLL found\n");
                return false;
        }
        intel_reference_shared_dpll(state, crtc,
@@ -3058,7 +3083,8 @@ static bool icl_get_tc_phy_dplls(struct intel_atomic_state *state,
 
        port_dpll = &crtc_state->icl_port_dplls[ICL_PORT_DPLL_MG_PHY];
        if (!icl_calc_mg_pll_state(crtc_state, &port_dpll->hw_state)) {
-               DRM_DEBUG_KMS("Could not calculate MG PHY PLL state.\n");
+               drm_dbg_kms(&dev_priv->drm,
+                           "Could not calculate MG PHY PLL state.\n");
                goto err_unreference_tbt_pll;
        }
 
@@ -3068,7 +3094,7 @@ static bool icl_get_tc_phy_dplls(struct intel_atomic_state *state,
                                                &port_dpll->hw_state,
                                                BIT(dpll_id));
        if (!port_dpll->pll) {
-               DRM_DEBUG_KMS("No MG PHY PLL found\n");
+               drm_dbg_kms(&dev_priv->drm, "No MG PHY PLL found\n");
                goto err_unreference_tbt_pll;
        }
        intel_reference_shared_dpll(state, crtc,
@@ -3492,7 +3518,8 @@ static void icl_pll_power_enable(struct drm_i915_private *dev_priv,
         * immediate.
         */
        if (intel_de_wait_for_set(dev_priv, enable_reg, PLL_POWER_STATE, 1))
-               DRM_ERROR("PLL %d Power not enabled\n", pll->info->id);
+               drm_err(&dev_priv->drm, "PLL %d Power not enabled\n",
+                       pll->info->id);
 }
 
 static void icl_pll_enable(struct drm_i915_private *dev_priv,
@@ -3507,7 +3534,7 @@ static void icl_pll_enable(struct drm_i915_private *dev_priv,
 
        /* Timeout is actually 600us. */
        if (intel_de_wait_for_set(dev_priv, enable_reg, PLL_LOCK, 1))
-               DRM_ERROR("PLL %d not locked\n", pll->info->id);
+               drm_err(&dev_priv->drm, "PLL %d not locked\n", pll->info->id);
 }
 
 static void combo_pll_enable(struct drm_i915_private *dev_priv,
@@ -3605,7 +3632,7 @@ static void icl_pll_disable(struct drm_i915_private *dev_priv,
 
        /* Timeout is actually 1us. */
        if (intel_de_wait_for_clear(dev_priv, enable_reg, PLL_LOCK, 1))
-               DRM_ERROR("PLL %d locked\n", pll->info->id);
+               drm_err(&dev_priv->drm, "PLL %d locked\n", pll->info->id);
 
        /* DVFS post sequence would be here. See the comment above. */
 
@@ -3618,7 +3645,8 @@ static void icl_pll_disable(struct drm_i915_private *dev_priv,
         * immediate.
         */
        if (intel_de_wait_for_clear(dev_priv, enable_reg, PLL_POWER_STATE, 1))
-               DRM_ERROR("PLL %d Power not disabled\n", pll->info->id);
+               drm_err(&dev_priv->drm, "PLL %d Power not disabled\n",
+                       pll->info->id);
 }
 
 static void combo_pll_disable(struct drm_i915_private *dev_priv,
@@ -3657,23 +3685,24 @@ static void mg_pll_disable(struct drm_i915_private *dev_priv,
 static void icl_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
 {
-       DRM_DEBUG_KMS("dpll_hw_state: cfgcr0: 0x%x, cfgcr1: 0x%x, "
-                     "mg_refclkin_ctl: 0x%x, hg_clktop2_coreclkctl1: 0x%x, "
-                     "mg_clktop2_hsclkctl: 0x%x, mg_pll_div0: 0x%x, "
-                     "mg_pll_div2: 0x%x, mg_pll_lf: 0x%x, "
-                     "mg_pll_frac_lock: 0x%x, mg_pll_ssc: 0x%x, "
-                     "mg_pll_bias: 0x%x, mg_pll_tdc_coldst_bias: 0x%x\n",
-                     hw_state->cfgcr0, hw_state->cfgcr1,
-                     hw_state->mg_refclkin_ctl,
-                     hw_state->mg_clktop2_coreclkctl1,
-                     hw_state->mg_clktop2_hsclkctl,
-                     hw_state->mg_pll_div0,
-                     hw_state->mg_pll_div1,
-                     hw_state->mg_pll_lf,
-                     hw_state->mg_pll_frac_lock,
-                     hw_state->mg_pll_ssc,
-                     hw_state->mg_pll_bias,
-                     hw_state->mg_pll_tdc_coldst_bias);
+       drm_dbg_kms(&dev_priv->drm,
+                   "dpll_hw_state: cfgcr0: 0x%x, cfgcr1: 0x%x, "
+                   "mg_refclkin_ctl: 0x%x, hg_clktop2_coreclkctl1: 0x%x, "
+                   "mg_clktop2_hsclkctl: 0x%x, mg_pll_div0: 0x%x, "
+                   "mg_pll_div2: 0x%x, mg_pll_lf: 0x%x, "
+                   "mg_pll_frac_lock: 0x%x, mg_pll_ssc: 0x%x, "
+                   "mg_pll_bias: 0x%x, mg_pll_tdc_coldst_bias: 0x%x\n",
+                   hw_state->cfgcr0, hw_state->cfgcr1,
+                   hw_state->mg_refclkin_ctl,
+                   hw_state->mg_clktop2_coreclkctl1,
+                   hw_state->mg_clktop2_hsclkctl,
+                   hw_state->mg_pll_div0,
+                   hw_state->mg_pll_div1,
+                   hw_state->mg_pll_lf,
+                   hw_state->mg_pll_frac_lock,
+                   hw_state->mg_pll_ssc,
+                   hw_state->mg_pll_bias,
+                   hw_state->mg_pll_tdc_coldst_bias);
 }
 
 static const struct intel_shared_dpll_funcs combo_pll_funcs = {
@@ -3892,7 +3921,7 @@ void intel_update_active_dpll(struct intel_atomic_state *state,
  * @dev_priv: i915 drm device
  * @hw_state: hw state to be written to the log
  *
- * Write the relevant values in @hw_state to dmesg using DRM_DEBUG_KMS.
+ * Write the relevant values in @hw_state to dmesg using drm_dbg_kms.
  */
 void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
                              const struct intel_dpll_hw_state *hw_state)
@@ -3903,11 +3932,12 @@ void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
                /* fallback for platforms that don't use the shared dpll
                 * infrastructure
                 */
-               DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
-                             "fp0: 0x%x, fp1: 0x%x\n",
-                             hw_state->dpll,
-                             hw_state->dpll_md,
-                             hw_state->fp0,
-                             hw_state->fp1);
+               drm_dbg_kms(&dev_priv->drm,
+                           "dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
+                           "fp0: 0x%x, fp1: 0x%x\n",
+                           hw_state->dpll,
+                           hw_state->dpll_md,
+                           hw_state->fp0,
+                           hw_state->fp1);
        }
 }