]> git.baikalelectronics.ru Git - kernel.git/commit
drm/bridge: fsl-ldb: Fix mode clock rate validation
authorLiu Ying <victor.liu@nxp.com>
Fri, 1 Jul 2022 06:56:32 +0000 (14:56 +0800)
committerNeil Armstrong <narmstrong@baylibre.com>
Mon, 4 Jul 2022 14:17:05 +0000 (16:17 +0200)
commitede90c51e67d6d246a5e5baa0939681bee885070
tree887ed5f1551c5a33041aded127a20fa6ba5f7b6c
parentbdba3ea89a5b716b77ef0b4487def904314b153c
drm/bridge: fsl-ldb: Fix mode clock rate validation

With LVDS dual link, up to 160MHz mode clock rate is supported.
With LVDS single link, up to 80MHz mode clock rate is supported.
Fix mode clock rate validation by swapping the maximum mode clock
rates of the two link modes.

Fixes: b0367b7a76c7 ("drm: bridge: ldb: Implement simple Freescale i.MX8MP LDB bridge")
Cc: Andrzej Hajda <andrzej.hajda@intel.com>
Cc: Neil Armstrong <narmstrong@baylibre.com>
Cc: Robert Foss <robert.foss@linaro.org>
Cc: Laurent Pinchart <Laurent.pinchart@ideasonboard.com>
Cc: Jonas Karlman <jonas@kwiboo.se>
Cc: Jernej Skrabec <jernej.skrabec@gmail.com>
Cc: David Airlie <airlied@linux.ie>
Cc: Daniel Vetter <daniel@ffwll.ch>
Cc: Sam Ravnborg <sam@ravnborg.org>
Cc: Marek Vasut <marex@denx.de>
Cc: NXP Linux Team <linux-imx@nxp.com>
Signed-off-by: Liu Ying <victor.liu@nxp.com>
Reviewed-by: Marek Vasut <marex@denx.de>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20220701065634.4027537-2-victor.liu@nxp.com
drivers/gpu/drm/bridge/fsl-ldb.c