]> git.baikalelectronics.ru Git - kernel.git/commit
drm/i915: tweak the ordering in cpu_write_needs_clflush
authorMatthew Auld <matthew.auld@intel.com>
Wed, 22 Jun 2022 15:59:19 +0000 (16:59 +0100)
committerJani Nikula <jani.nikula@intel.com>
Mon, 27 Jun 2022 15:12:10 +0000 (18:12 +0300)
commita3bc8731c907064558b0453d5feec9d1416fdb4b
tree6f77afcda0f6e150d3bf8c6e1db89d9fcb67d9ce
parent1b489794c31db6999d3c995bcfa61fa581b28252
drm/i915: tweak the ordering in cpu_write_needs_clflush

For imported dma-buf objects we leave the object as cache_coherent = 0
across all platforms, which is reasonable given that have no clue what
the memory underneath is, and its not like the driver can ever manually
clflush the pages anyway (like with i915_gem_clflush_object) for such
objects. However on discrete we choose to treat cache_dirty = true as a
programmer error, leading to a warning. The simplest fix looks to be to
just change the ordering in cpu_write_needs_clflush to prevent ever
setting cache_dirty for dma-buf objects on discrete.

Fixes: 5640b01f8b4f ("drm/i915/dmabuf: Fix prime_mmap to work when using LMEM")
Closes: https://gitlab.freedesktop.org/drm/intel/-/issues/5266
Signed-off-by: Matthew Auld <matthew.auld@intel.com>
Cc: Thomas Hellström <thomas.hellstrom@linux.intel.com>
Cc: Gwan-gyeong Mun <gwan-gyeong.mun@intel.com>
Reviewed-by: Gwan-gyeong Mun <gwan-gyeong.mun@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20220622155919.355081-1-matthew.auld@intel.com
(cherry picked from commit 563aaf4a928def2d36d1b3de0a4b515e2477b4da)
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
drivers/gpu/drm/i915/gem/i915_gem_domain.c