]> git.baikalelectronics.ru Git - kernel.git/commit
drm/i915/dg2: Drop 38.4 MHz MPLLB tables
authorMatt Roper <matthew.d.roper@intel.com>
Fri, 18 Feb 2022 01:03:27 +0000 (17:03 -0800)
committerLucas De Marchi <lucas.demarchi@intel.com>
Sat, 19 Feb 2022 00:03:31 +0000 (16:03 -0800)
commit10557eb973e7d06cd327b2e3e4146c32976a6fca
treeb3da41c79c360d2bd06486398ae539f0c1f5b2f4
parent427c92365dc590cd892c8e2fa2c1a16a1f5e14d3
drm/i915/dg2: Drop 38.4 MHz MPLLB tables

Our early understanding of DG2 was incorrect; since the 5th display
isn't actually a Type-C output, 38.4 MHz input clocks are never used on
this platform and we can drop the corresponding MPLLB tables.

Cc: Anusha Srivatsa <anusha.srivatsa@intel.com>
Cc: José Roberto de Souza <jose.souza@intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Signed-off-by: Ramalingam C <ramalingam.c@intel.com>
Reviewed-by: Lucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: Uma Shankar <uma.shankar@intel.com>
Signed-off-by: Lucas De Marchi <lucas.demarchi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20220218010328.183423-2-lucas.demarchi@intel.com
drivers/gpu/drm/i915/display/intel_snps_phy.c