]> git.baikalelectronics.ru Git - kernel.git/commit
drm/bridge: fsl-ldb: Fix mode clock rate validation
authorLiu Ying <victor.liu@nxp.com>
Fri, 1 Jul 2022 06:56:32 +0000 (14:56 +0800)
committerRobert Foss <robert.foss@linaro.org>
Wed, 6 Jul 2022 13:33:08 +0000 (15:33 +0200)
commit0f33403d2cc6028c30c376e256f12986dfe4d2a1
tree1f519e5523235ac6bfc9801a13ed48d5a40cfaf3
parenta6b4a85ddbccc2c237bf2b0f3c1e3fa2ed95b634
drm/bridge: fsl-ldb: Fix mode clock rate validation

With LVDS dual link, up to 160MHz mode clock rate is supported.
With LVDS single link, up to 80MHz mode clock rate is supported.
Fix mode clock rate validation by swapping the maximum mode clock
rates of the two link modes.

Fixes: d3f6a16b01a8 ("drm: bridge: ldb: Implement simple Freescale i.MX8MP LDB bridge")
Cc: Andrzej Hajda <andrzej.hajda@intel.com>
Cc: Neil Armstrong <narmstrong@baylibre.com>
Cc: Robert Foss <robert.foss@linaro.org>
Cc: Laurent Pinchart <Laurent.pinchart@ideasonboard.com>
Cc: Jonas Karlman <jonas@kwiboo.se>
Cc: Jernej Skrabec <jernej.skrabec@gmail.com>
Cc: David Airlie <airlied@linux.ie>
Cc: Daniel Vetter <daniel@ffwll.ch>
Cc: Sam Ravnborg <sam@ravnborg.org>
Cc: Marek Vasut <marex@denx.de>
Cc: NXP Linux Team <linux-imx@nxp.com>
Signed-off-by: Liu Ying <victor.liu@nxp.com>
Reviewed-by: Marek Vasut <marex@denx.de>
Signed-off-by: Robert Foss <robert.foss@linaro.org>
Link: https://patchwork.freedesktop.org/patch/msgid/20220701065634.4027537-2-victor.liu@nxp.com
drivers/gpu/drm/bridge/fsl-ldb.c