]> git.baikalelectronics.ru Git - uboot.git/commit
Merge tag 'xilinx-for-v2021.04-rc3' of https://gitlab.denx.de/u-boot/custodians/u...
authorTom Rini <trini@konsulko.com>
Tue, 23 Feb 2021 15:45:55 +0000 (10:45 -0500)
committerTom Rini <trini@konsulko.com>
Tue, 23 Feb 2021 15:45:55 +0000 (10:45 -0500)
commitf2e4e27670f8c176549ec3fffdb9ccf8625521aa
treeb8cdbb8856766675f37bb92f27ab9c662fa647f9
parent3739f5d16edf014d38f3d090e49271d6063436c3
parent8aaad4671ceb8a1cc2be18b58f8772bda04165d7
Merge tag 'xilinx-for-v2021.04-rc3' of https://gitlab.denx.de/u-boot/custodians/u-boot-microblaze

Xilinx changes for v2021.04-rc3

qspi:
- Support for dual/quad mode
- Fix speed handling

clk:
- Add clock enable function for zynq/zynqmp/versal

gem:
- Enable clock for Versal
- Fix error path
- Fix mdio deregistration path

fpga:
- Fix buffer alignment for ZynqMP

xilinx:
- Fix reset reason clearing in ZynqMP
- Show silicon version in SPL for Zynq/ZynqMP
- Fix DTB selection for ZynqMP
- Rename zc1275 to zcu1275 to match DT name
board/xilinx/common/board.c
board/xilinx/zynq/board.c
board/xilinx/zynqmp/zynqmp.c
drivers/clk/clk_zynq.c
drivers/spi/zynq_qspi.c
drivers/spi/zynq_spi.c
drivers/spi/zynqmp_gqspi.c