]> git.baikalelectronics.ru Git - kernel.git/commit
net: axienet: reset core on initialization prior to MDIO access
authorRobert Hancock <robert.hancock@calian.com>
Tue, 18 Jan 2022 21:41:26 +0000 (15:41 -0600)
committerDavid S. Miller <davem@davemloft.net>
Wed, 19 Jan 2022 11:29:14 +0000 (11:29 +0000)
commit774f8dfe5a3a2d489e7fa0ee264090a63756bce7
treeda728888c05aaba734387479bd287ffbf24568f3
parent4bc5a9721d8c084294c8da3c605fcd7e3a60f813
net: axienet: reset core on initialization prior to MDIO access

In some cases where the Xilinx Ethernet core was used in 1000Base-X or
SGMII modes, which use the internal PCS/PMA PHY, and the MGT
transceiver clock source for the PCS was not running at the time the
FPGA logic was loaded, the core would come up in a state where the
PCS could not be found on the MDIO bus. To fix this, the Ethernet core
(including the PCS) should be reset after enabling the clocks, prior to
attempting to access the PCS using of_mdio_find_device.

Fixes: 1bf2b2ad63c3 (net: axienet: Properly handle PCS/PMA PHY for 1000BaseX mode)
Signed-off-by: Robert Hancock <robert.hancock@calian.com>
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/ethernet/xilinx/xilinx_axienet_main.c