]> git.baikalelectronics.ru Git - kernel.git/commit
spi: intel: Fix the offset to get the 64K erase opcode
authorMauro Lima <mauro.lima@eclypsium.com>
Wed, 12 Oct 2022 15:21:35 +0000 (12:21 -0300)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Fri, 25 Nov 2022 16:42:11 +0000 (17:42 +0100)
commit6004e08bbd0b67b9b87fdf89f14079ceef00a757
treee3dce7e83802a2a08b49fc3faa06289bd15eedbc
parentce46d3ba8a28345da0fd3f17a0bdc6a7658dc1c4
spi: intel: Fix the offset to get the 64K erase opcode

[ Upstream commit 90a5a913541918822d878c9df2d0eb4ed0711597 ]

According to documentation, the 64K erase opcode is located in VSCC
range [16:23] instead of [8:15].
Use the proper value to shift the mask over the correct range.

Signed-off-by: Mauro Lima <mauro.lima@eclypsium.com>
Reviewed-by: Mika Westerberg <mika.westerberg@linux.intel.com>
Link: https://lore.kernel.org/r/20221012152135.28353-1-mauro.lima@eclypsium.com
Signed-off-by: Mark Brown <broonie@kernel.org>
Signed-off-by: Sasha Levin <sashal@kernel.org>
drivers/mtd/spi-nor/intel-spi.c