]> git.baikalelectronics.ru Git - kernel.git/commit
arm64: dts: ti: k3-j721e: Fix gic-v3 compatible regs
authorNishanth Menon <nm@ti.com>
Tue, 15 Feb 2022 20:10:05 +0000 (14:10 -0600)
committerNishanth Menon <nm@ti.com>
Tue, 22 Feb 2022 17:04:12 +0000 (11:04 -0600)
commit413cccd5455be64c16c9cd1e1220fd0b15fbe11b
tree659382609970a2858f0ec8690847a41a45df4d84
parent75fd0b400e9db58b7cffcc05227cec46d4e37291
arm64: dts: ti: k3-j721e: Fix gic-v3 compatible regs

Though GIC ARE option is disabled for no GIC-v2 compatibility,
Cortex-A72 is free to implement the CPU interface as long as it
communicates with the GIC using the stream protocol. This requires
that the SoC integration mark out the PERIPHBASE[1] as reserved area
within the SoC. See longer discussion in [2] for further information.

Update the GIC register map to indicate offsets from PERIPHBASE based
on [3]. Without doing this, systems like kvm will not function with
gic-v2 emulation.

[1] https://developer.arm.com/documentation/100095/0002/system-control/aarch64-register-descriptions/configuration-base-address-register--el1
[2] https://lore.kernel.org/all/87k0e0tirw.wl-maz@kernel.org/
[3] https://developer.arm.com/documentation/100095/0002/way1382452674438

Cc: stable@vger.kernel.org # 5.10+
Fixes: 4cacdb52d38f ("arm64: dts: ti: Add Support for J721E SoC")
Reported-by: Marc Zyngier <maz@kernel.org>
Signed-off-by: Nishanth Menon <nm@ti.com>
Acked-by: Marc Zyngier <maz@kernel.org>
Link: https://lore.kernel.org/r/20220215201008.15235-3-nm@ti.com
arch/arm64/boot/dts/ti/k3-j721e-main.dtsi
arch/arm64/boot/dts/ti/k3-j721e.dtsi